<?xml version="1.0" encoding="utf-8"?>
<!-- generator="FeedCreator 1.7.2-ppt DokuWiki" -->
<?xml-stylesheet href="http://ee.iitm.ac.in/vlsi/lib/exe/css.php?s=feed" type="text/css"?>
<rdf:RDF
    xmlns="http://purl.org/rss/1.0/"
    xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#"
    xmlns:slash="http://purl.org/rss/1.0/modules/slash/"
    xmlns:dc="http://purl.org/dc/elements/1.1/">
    <channel rdf:about="http://ee.iitm.ac.in/vlsi/feed.php">
        <title>Integrated Circuits and Systems group, IIT Madras research:accel</title>
        <description></description>
        <link>http://ee.iitm.ac.in/vlsi/</link>
        <image rdf:resource="http://ee.iitm.ac.in/vlsi/lib/tpl/zenlike/images/favicon.ico" />
       <dc:date>2026-04-17T15:22:15+00:00</dc:date>
        <items>
            <rdf:Seq>
                <rdf:li rdf:resource="http://ee.iitm.ac.in/vlsi/research/accel/start?rev=1293186919&amp;do=diff"/>
            </rdf:Seq>
        </items>
    </channel>
    <image rdf:about="http://ee.iitm.ac.in/vlsi/lib/tpl/zenlike/images/favicon.ico">
        <title>Integrated Circuits and Systems group, IIT Madras</title>
        <link>http://ee.iitm.ac.in/vlsi/</link>
        <url>http://ee.iitm.ac.in/vlsi/lib/tpl/zenlike/images/favicon.ico</url>
    </image>
    <item rdf:about="http://ee.iitm.ac.in/vlsi/research/accel/start?rev=1293186919&amp;do=diff">
        <dc:format>text/html</dc:format>
        <dc:date>2010-12-24T10:35:19+00:00</dc:date>
        <title>research:accel:start</title>
        <link>http://ee.iitm.ac.in/vlsi/research/accel/start?rev=1293186919&amp;do=diff</link>
        <description>Many computations, including the effort involved in CAD tools such as event driven simulators, can be accelerated in hardware by exploiting the fact that the parallelism inherent in the computation can be exploited in hardware, in a way that cannot be achieved using single processor code in software. Some of the areas being considered for such acceleration include the event-driven simulation engines used for digital systems design and verification, and the computational core of numerical engines…</description>
    </item>
</rdf:RDF>
